

# Chapter 4 Combinational Logic



### INTRODUCTION

- A combinational circuit consists of logic gates whose outputs, at any time, are determined by combining the values of the inputs.
- $\blacksquare$  For *n* input variables, there are  $2^n$  possible binary input combinations.
- For each binary combination of the input variables, there is one possible output.



### INTRODUCTION

- Hence, a combinational circuit can be described by:
  - 1. A truth table that lists the output values for each combination of the input variables, or
  - 2. m Boolean functions, one for each output variable.





### INTRODUCTION







### **DESIGN PROCEDURE**

- The procedure involves the following steps:
- 1. State the problem.
- 2. Determine no. of available input variables and required output variables.
- 3. Assign letter symbols to the input and output variables.
- 4. Derive the truth table that defines the required relationship between inputs and outputs.
- 5. Obtain simplified Boolean function for each output.
- 6. Draw the logic diagram.



### ADDERS(HALF ADDER)

- A combinational circuit that performs the addition of two bits is called a half adder.
- The truth table for the half adder is listed below:

Table 4-3 Half Adder

| 0 | 0 |
|---|---|
| 0 | 1 |
| 0 | 1 |
| 1 | O |
|   | 0 |

S: Sum C: Carry

$$S = x'y + xy'$$

$$C = xy$$



### ADDERS(HALF ADDER)

### Implementation of HALF ADDER



(a) 
$$S = xy' + x'y$$
  
 $C = xy$ 



(b) 
$$S = x \oplus y$$
  
 $C = xy$ 

Fig. 4-5 Implementation of Half-Adder



■ One that performs the addition of three bits(two significant bits and a previous carry) is a full adder.

| Ta | ь   | le | 4   | 4  |
|----|-----|----|-----|----|
| Fu | III | Ad | lde | 21 |

| x   | y | z | C | 5 |
|-----|---|---|---|---|
| O   | 0 | O | 0 | O |
| O   | O | 1 | 0 | 1 |
| O   | 1 | O | 0 | 1 |
| 0   | 1 | 1 | 1 | O |
| 1   | O | O | 0 | 1 |
| - 1 | O | 1 | 1 | O |
| 1   | 1 | 0 | 1 | O |
| 1   | 1 | 1 | 1 | 1 |

~



### **Simplified Expression**



$$S = x'y'z + x'yz' + xy'z' + xyz$$



Fig. 4-6 Maps for Full Adder

$$S = x'y'z + x'yz' + xy'z' + xyz$$

$$C = xy + xz + yz$$



### Full Adder Implementation in SOP



Fig. 4-7 Implementation of Full Adder in Sum of Products



■ Full-adder can also implemented with two half adders and one OR gate (Carry Look-Ahead adder).

$$S = z \bigoplus (x \bigoplus y)$$

$$= z'(xy' + x'y) + z(xy' + x'y)'$$

$$= xy'z' + x'yz' + xyz + x'y'z$$

$$C = z(xy' + x'y) + xy = xy'z + x'yz + xy$$



Fig. 4-8 Implementation of Full Adder with Two Half Adders and an OR Gate

### SUBTRACTORS(HALF SUBTRACTOR)

- A combinational circuit that performs the subtraction of two bits is called a half subtractor.
- The truth table for the half subtractor is listed below:

| Inp | out | Outp       | ut     |
|-----|-----|------------|--------|
| Α   | В   | Difference | Borrow |
| 0   | 0   | 0          | 0      |
| 0   | 1   | 1          | 1      |
| 1   | 0   | 1          | 0      |
| 1   | 1   | 0          | 0      |

Difference = A'B+AB' Borrow = A'B

### SUBTRACTORS(HALF SUBTRACTOR)

### Implementation of HALF SUBTRACTOR



$$\begin{array}{c} A \\ B \\ \hline \\ (b) \end{array}$$

$$D = A'B + AB'$$

$$B = A'B$$

$$D = A'B+AB'$$
  
 $B = A'B$ 



■ One that performs the subtraction of three bits is a full subtractor.

|   | Input |   | Outp       | ut     |
|---|-------|---|------------|--------|
| Α | A B C |   | Difference | Borrow |
| 0 | 0     | 0 | 0          | 0      |
| 0 | 0     | 1 | 1          | 1      |
| 0 | 1     | 0 | 1          | 1      |
| 0 | 1     | 1 | 0          | 1      |
| 1 | 0     | 0 | 1          | 0      |
| 1 | 0     | 1 | 0          | 0      |
| 1 | 1     | 0 | 0          | 0      |
| 1 | 1     | 1 | 1          | 1      |

Truth table of full subtractor

### **Simplified Expression**



For Borrow

For Difference



### Full Subtractor Implementation in SOP



■ Logic diagram of Full Subtractor has been shown in the figure below:





- Code conversion is a process that converts data from one type of binary code to another type of binary code.
- A code converter is a logic circuit that changes data presented in one type of binary code to another type of binary code, such as BCD to binary, BCD to 7—segment, binary to BCD, BCD to XS3, binary to Gray code, and Gray code to binary.



### ■ BCD to XS-3 Code Conversion

| Input (Std BCD code) | Input | (Std | BCD | code) |
|----------------------|-------|------|-----|-------|
|----------------------|-------|------|-----|-------|

### Output (XS3 Code)

| A     B     C     D     w     x     y     z       0     0     0     0     0     1     1       0     0     0     1     0     1     0     0       0     0     1     0     1     0     1       0     0     1     0     1     0     1 |   |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| 0 0 0 1 0 1 0 0                                                                                                                                                                                                                   |   |
|                                                                                                                                                                                                                                   |   |
| 0 0 1 0 0 1 0 1                                                                                                                                                                                                                   |   |
|                                                                                                                                                                                                                                   |   |
| 0 0 1 1 0 1 0                                                                                                                                                                                                                     |   |
| 0 1 0 0 0 1 1 1                                                                                                                                                                                                                   |   |
| 0 1 0 1 1 0 0                                                                                                                                                                                                                     |   |
| 0 1 1 0 1 0 1                                                                                                                                                                                                                     |   |
| 0 1 1 1 1 0 1 0                                                                                                                                                                                                                   |   |
| 1 0 0 0 1 1 1                                                                                                                                                                                                                     |   |
| 1 0 0 1 1 1 0 0                                                                                                                                                                                                                   |   |
| 1 0 1 0 X X X                                                                                                                                                                                                                     | [ |
| 1 0 1 1 X X X                                                                                                                                                                                                                     |   |
| 1 1 0 1 X X X                                                                                                                                                                                                                     |   |
| 1 1 1 0 X X X                                                                                                                                                                                                                     |   |
| 1 1 1 1 X X X X                                                                                                                                                                                                                   |   |



### K- Maps for Simplification and Simplified Boolean Functions















### ANALYSIS PROCEDURE

- Analysis:
  - determine the function that the circuit implements.
- Often start with a given logic diagram.
- The analysis can be performed by:
  - 1. Manually finding Boolean functions
  - 2. Manually finding truth table
  - 3. Using a computer simulation program
- ☐ First step:
  - Make sure that circuit is combinational
  - Without feedback paths or memory elements
- Second step:
  - Obtain the output Boolean functions or the truth table

### **■** Step 1:

- Label all gate outputs that are a function of input variables
- Determine Boolean functions for each gate output



Figure 4.1

### **■** Step 2:

- Label the gates that are a function of input variables and previously labeled gates
- Find the Boolean function for these gates



$$T_3 = F'_2 T_1$$
  
 $F_1 = T_3 + T_2$ 

### Step 3:

- Obtain the output Boolean function in term of input variables
  - By repeated substitution of previously defined functions

$$F_{1} = T_{3} + T_{2} = F'_{2} T_{1} + ABC$$

$$= (AB + AC + BC)' (A + B + C) + ABC$$

$$= (A' + B')(A' + C')(B' + C') (A + B + C) + ABC$$

$$= (A' + B' C')(AB' + AC' + BC' + B' C) + ABC$$

$$= A' BC' + A' B' C + AB' C' + ABC$$

- To obtain the truth table from the logic diagram:
  - 1. Determine the number of input variables For n inputs:
    - 2<sup>n</sup> possible combinations
    - List the binary numbers from 0 to 2<sup>n</sup>-1 in a table
  - 2. Label the outputs of selected gates
  - 3. Obtain the truth table for the outputs of those gates that are a function of the input variables only
  - 4. Obtain the truth table for those gates that are a function of previously defined variables at step 3
    - Repeatedly until all outputs are determined

### ■ Truth Table for Figure 4.1:

| Α | В | С | F <sub>2</sub> | F <sub>2</sub> | T <sub>1</sub> | T <sub>2</sub> | T <sub>3</sub> | F <sub>1</sub> |
|---|---|---|----------------|----------------|----------------|----------------|----------------|----------------|
| 0 | 0 | 0 | 0              | 1              | 0              | 0              | 0              | 0              |
| 0 | 0 | 1 | 0              | 1              | 1              | 0              | 1              | 1              |
| 0 | 1 | 0 | 0              | 1              | 1              | 0              | 1              | 1              |
| 0 | 1 | 1 | 1              | 0              | 1              | 0              | 0              | 0              |
| 1 | 0 | 0 | 0              | 1              | 1              | 0              | 1              | 1              |
| 1 | 0 | 1 | 1              | 0              | 1              | 0              | 0              | 0              |
| 1 | 1 | 0 | 1              | 0              | 1              | 0              | 0              | 0              |
| 1 | 1 | 1 | 1              | 0              | 1              | 1              | 0              | 1              |

- The NAND gate is said to be a universal gate because any digital system can be implemented with it.
- The implementation of the AND,OR and NOT operations with NAND gate is shown in Fig. below.



■ Suppose a multi-level function be;

$$F = A (B + CD) + BD'$$



AND-OR Schematic



■ Suppose a multi-level function be;

$$F = A (B + CD) + BD'$$



AND-INVERT and INVERT-OR Schematic



■ Suppose a multi-level function be;

$$F = A (B + CD) + BD'$$



NAND Schematic

## 

# MULTI LEVEL NAND AND NOR CIRCUITS

■ Suppose 3-level function be



AND-OR Schematic

■ Suppose 3-level function be



AND-INVERT and INVERT-OR Schematic

## 

# MULTI LEVEL NAND AND NOR CIRCUITS

■ Suppose a multi-level function be;



NAND Schematic

- The NOR gate is said to be a universal gate because any digital system can be implemented with it.
- The implementation of the AND,OR and NOT operations with NOR gate is shown in Fig. below.



## 

# MULTI LEVEL NAND AND NOR CIRCUITS

■ Suppose a 4-level function:

$$F = (A + B (C + D)) (B + D')$$



AND-OR Schematic



■ Suppose a 4-level function:

$$\mathbf{F} = (\mathbf{A} + \mathbf{B} (\mathbf{C} + \mathbf{D})) (\mathbf{B} + \mathbf{D'})$$



OR Invert and Invert AND Schematic

■ Suppose a 4-level function:

$$F = (A + B (C + D)) (B + D')$$



OR Invert and Invert AND Schematic

## 

# MULTI LEVEL NAND AND NOR CIRCUITS

■ Suppose a 4-level function:

$$\mathbf{F} = (\mathbf{AB'} + \mathbf{CD'})(\mathbf{A'} + \mathbf{B})$$



■ Suppose a 4-level function:

$$\mathbf{F} = (\mathbf{AB'} + \mathbf{CD'})(\mathbf{A'} + \mathbf{B})$$



OR Invert and Invert AND Schematic

■ Suppose a 4-level function:

$$\mathbf{F} = (\mathbf{AB'} + \mathbf{CD'})(\mathbf{A'} + \mathbf{B})$$



OR Invert and Invert AND Schematic

### Ex-OR and Equivalence Functions

- Exclusive-OR and equivalence, denoted by ⊕ and ⊙, respectively, are binary operations that perform the following Boolean functions:
  - $\rightarrow$   $x \oplus y = x'y+xy'$
  - $\rightarrow$  x  $\odot$  y = x'y'+xy
- The two operations are complement of each other. Each is commutative and associative.